Publications Repository - Gdańsk University of Technology

Page settings

polski
Publications Repository
Gdańsk University of Technology

Treść strony

HIGH LEVEL SYNTHESIS IN FPGA OF TCS/RNS CONVERTER

The work presents the design process of the TCS/RNS (two's complement–to– residue) converter in Xilinx FPGA with the use of HLS approach. This new approach allows for the design of dedicated FPGA circuits using high level languages such as C++ language. Such approach replaces, to some extent, much more tedious design with VHDL or Verilog and facilitates the design process. The algorithm realized by the given hardware circuit is represented as the program in C++. The performed design experiments had to show whether the obtained structures of TCS/RNS converter are acceptable with respect to speed and hardware complexity. The other aim of the work was to examine whether it is enough to write the program in C++ with the use of basic arithmetic operators or bit–level description is necessary. Finally, we present the discussion of results of the TCS/RNS converter design in Xilinx Vivado HLS environment.

Authors

Additional information

DOI
Digital Object Identifier link open in new tab 10.21008/j.1897-0737.2017.91.0014
Category
Publikacja w czasopiśmie
Type
artykuły w czasopismach recenzowanych i innych wydawnictwach ciągłych
Language
angielski
Publication year
2017

Source: MOSTWiedzy.pl - publication "HIGH LEVEL SYNTHESIS IN FPGA OF TCS/RNS CONVERTER" link open in new tab

Portal MOST Wiedzy link open in new tab