Publications Repository - Gdańsk University of Technology

Page settings

polski
Publications Repository
Gdańsk University of Technology

Treść strony

A Power-Efficient Digital Technique for Gain and Offset Correction in Slope ADCs

In this brief, a power-efficient digital technique for gain and offset correction in slope analog-to-digital converters (ADCs) has been proposed. The technique is especially useful for imaging arrays with massively parallel image acquisition where simultaneous compensation of dark signal non-uniformity (DSNU) as well as photo-response non-uniformity (PRNU) is critical. The presented approach is based on stopping the ADC clock by a specially prepared clock-enable pulse sequence. This brief describes the properties of ADCs utilizing this clock stopping technique, including power dissipation, integral, and differential nonlinearity. The experimental validation has been performed for the ASIC implementation of the 128-pixel imager containing photo-sensors integrated with ADCs. Finally, a modification is proposed that increases the accuracy of the gain correction. Measurements confirm functionality of the proposed approach. Reduction of the PRNU (to ~0.4 LSB) has been achieved as well.

Authors

Additional information

DOI
Digital Object Identifier link open in new tab 10.1109/tcsii.2019.2928183
Category
Publikacja w czasopiśmie
Type
artykuły w czasopismach recenzowanych i innych wydawnictwach ciągłych
Language
angielski
Publication year
2020

Source: MOSTWiedzy.pl - publication "A Power-Efficient Digital Technique for Gain and Offset Correction in Slope ADCs" link open in new tab

Portal MOST Wiedzy link open in new tab